

# **Precision Micropower, Low Dropout Voltage References**

# **REF19x Series**

#### **FEATURES**

**Initial Accuracy: 2 mV Max Temperature Coefficient: 5 ppm/**-**C Max** Low Supply Current: 45 µA Max **Sleep Mode: 15 A Max Low Dropout Voltage Load Regulation: 4 ppm/mA Line Regulation: 4 ppm/V High Output Current: 30 mA Short Circuit Protection**

### **APPLICATIONS**

**Portable Instrumentation A-to-D and D-to-A Converters Smart Sensors Solar Powered Applications Loop Current Powered Instrumentations**

#### **GENERAL DESCRIPTION**

REF19x series precision band gap voltage references use a patented temperature drift curvature correction circuit and laser trimming of highly stable thin film resistors to achieve a very low temperature coefficient and a high initial accuracy.

The REF19x series is made up of micropower, Low Dropout Voltage (LDV) devices providing a stable output voltage from supplies as low as 100 mV above the output voltage and consuming less than 45 µA of supply current. In sleep mode, which is enabled by applying a low TTL or CMOS level to the sleep pin, the output is turned off and supply current is further reduced to less than 15 µA.

The REF19x series references are specified over the extended industrial temperature range  $(-40^{\circ}$ C to  $+85^{\circ}$ C) with typical performance specifications over  $-40^{\circ}$ C to  $+125^{\circ}$ C for applications such as automotive.

All electrical grades are available in 8-lead SOIC; the PDIP and TSSOP are only available in the lowest electrical grade. Products are also available in die form.

#### **Test Pins (TP)**

The test pins, Pin 1 and Pin 5, are reserved for in-package Zener-zap. To achieve the highest level of accuracy at the output, the Zener-zapping technique is used to trim the output voltage. Since each unit may require a different amount of adjustment, the resistance value at the test pins will vary widely from pin to pin as well as from part to part. The user should not make any physical nor electrical connections to Pin 1 and Pin 5.

### REV. E

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

### **PIN CONFIGURATIONS 8-Lead Narrow-Body SOIC and TSSOP (S Suffix and RU Suffix)**



#### **8-Lead Epoxy DIP (P Suffix)**



**TP PINS ARE FACTORY TEST POINTS, NO USER CONNECTION**

#### **Table I.**



#### **ORDERING GUIDE**



**NOTES** 

 ${}^{1}N$  = Plastic DIP, SOIC = Small Outline, RU = Thin Shrink Small Outline. <sup>2</sup>8-lead plastic DIP is only available in "G" grade.

<sup>3</sup>REF193 and REF196 are only available in "G" grade.

4 Available for REF192, REF195, and REF198 only.

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 [www.analog.com](http://www.analog.com)**  $©$  2003 Analog Devices, Inc. All rights reserved.

# **REF191–SPECIFICATIONS REF19x Series**

### **ELECTRICAL CHARACTERISTICS** ( $@$   $V_s = 3.3$  V,  $T_A = 25^\circ$ C, unless otherwise noted.)



NOTES

<sup>1</sup>Initial accuracy includes temperature hysteresis effect.

 ${}^{2}$ Line and load regulation specifications include the effect of self-heating.

3 Long-term drift is guaranteed by 1000 hours life test performed on three independent wafer lots at 125 °C, with an LTPD of 1.3.

Specifications subject to change without notice.

### **ELECTRICAL CHARACTERISTICS** ( $@V_s = 3.3 V, -40°C \leq T_A \leq +85°C$ , unless otherwise noted.)



**NOTES** 

<sup>1</sup>For proper operation, a 1 µF capacitor is required between the output pin and the GND pin of the device.

 ${}^{2}TCV_{0}$  is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ ${}^{6}C$ .

 $TCV_0 = (V_{MAX} - V_{MIN})/V_0(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

<sup>4</sup>Line and load regulation specifications include the effect of self-heating.

# **REF191–SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS** ( $@$   $V_s = 3.3$   $V, -40^\circ C \le T_A \le +125^\circ C$ , unless otherwise noted.)



NOTES

<sup>1</sup>For proper operation, a 1  $\mu$ F capacitor is required between the output pin and the GND pin of the device.

 $^{2}$ TCV<sub>0</sub> is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ $^{0}$ C.

 $TCV_O = (V_{MAX} - V_{MIN})/V_O(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

<sup>4</sup>Line and load regulation specifications include the effect of self-heating.

# **REF192–SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS** ( $@$   $V_s = 3.3$   $V$ ,  $T_A = 25^\circ C$ , unless otherwise noted.)



NOTES

<sup>1</sup>Initial accuracy includes temperature hysteresis effect.

2Line and load regulation specifications include the effect of self-heating.

 $3$ Long-term drift is guaranteed by 1000 hours life test performed on three independent wafer lots at 125 °C, with an LTPD of 1.3.

Specifications subject to change without notice.

### **ELECTRICAL CHARACTERISTICS** ( $@$   $V_s = 3.3$  V,  $T_A = -40^\circ C \le T_A \le +85^\circ C$ , unless otherwise noted.)



NOTES

1For proper operation, a 1 µF capacitor is required between the output pin and the GND pin of the device.

 ${}^{2}TCV_{O}$  is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ ${}^{0}C$ .

 $TCV_O \texttt{} = (V_{MAX} - V_{MIN}) /$   $\text{V}_O (T_{MAX} - T_{MIN})$  .

<sup>3</sup>Guaranteed by characterization.

<sup>4</sup>Line and load regulation specifications include the effect of self-heating.

# **REF192–SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS** ( $@$   $V_s = 3.3$   $V, -40^\circ C \le T_A \le +125^\circ C$ , unless otherwise noted.)



**NOTES** 

<sup>1</sup>For proper operation, a 1  $\mu$ F capacitor is required between the output pin and the GND pin of the device.

<sup>2</sup>TCV<sub>0</sub> is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ °C.

 $TCV_O = (V_{MAX} - V_{MIN})/ V_O(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

4Line and load regulation specifications include the effect of self-heating.

Specifications subject to change without notice.

# **REF193–SPECIFICATIONS ELECTRICAL CHARACTERISTICS** ( $@V_s = 3.3 V$ ,  $T_A = 25°C$ , unless otherwise noted.)



**NOTES** 

<sup>1</sup>Initial accuracy includes temperature hysteresis effect.

2Line and load regulation specifications include the effect of self-heating.

3Long-term drift is guaranteed by 1000 hours life test performed on three independent wafer lots at 125 °C, with an LTPD of 1.3.

# **REF193–SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS** (@  $V_S = 3.3$  V,  $T_A = -40^\circ C \le T_A \le +85^\circ C$ , unless otherwise noted.)



NOTES

1For proper operation, a 1 µF capacitor is required between the output pin and the GND pin of the device.

 ${}^{2}TCV_{O}$  is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ ${}^{o}C$ .

 $TCV_{O} = (V_{MAX} - V_{MIN})/ V_{O}(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

4Line and load regulation specifications include the effect of self-heating.

Specifications subject to change without notice.

### **ELECTRICAL CHARACTERISTICS** ( $@$   $V_s = 3.3$   $V, -40^\circ C \le T_A \le +125^\circ C$ , unless otherwise noted.)



NOTES

<sup>1</sup>For proper operation, a 1  $\mu$ F capacitor is required between the output pin and the GND pin of the device.

 ${}^{2}$ TCV<sub>O</sub> is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ ${}^{6}$ C.

 $TCV_{O} = (V_{MAX} - V_{MIN})/ V_{O}(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

<sup>4</sup>Line and load regulation specifications include the effect of self-heating.

# **REF194–SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS** ( $@$   $v_s = 5.0$  V,  $T_A = 25^\circ$ C, unless otherwise noted.)

![](_page_6_Picture_387.jpeg)

NOTES

<sup>1</sup>Initial accuracy includes temperature hysteresis effect.

2Line and load regulation specifications include the effect of self-heating.

 $3$ Long-term drift is guaranteed by 1000 hours life test performed on three independent wafer lots at 125 °C, with an LTPD of 1.3.

Specifications subject to change without notice.

### **ELECTRICAL CHARACTERISTICS** ( $@$   $v_s = 5.0$  V,  $T_A = -40^\circ C \le T_A \le +85^\circ C$ , unless otherwise noted.)

![](_page_6_Picture_388.jpeg)

NOTES

<sup>1</sup>For proper operation, a 1  $\mu$ F capacitor is required between the output pin and the GND pin of the device.

 ${}^{2}TCV_{O}$  is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ ${}^{0}C$ .

 $TCV_0 = (V_{MAX} - V_{MIN})/ V_0(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

<sup>4</sup>Line and load regulation specifications include the effect of self-heating.

# **REF194–SPECIFICATIONS ELECTRICAL CHARACTERISTICS** ( $@$   $v_s = 5.0$   $v$ ,  $-40^\circ$ C  $\leq T_A \leq +125^\circ$ C, unless otherwise noted.)

![](_page_7_Picture_192.jpeg)

NOTES

<sup>1</sup>For proper operation, a 1  $\mu$ F capacitor is required between the output pin and the GND pin of the device.

<sup>2</sup>TCV<sub>0</sub> is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ °C.

 $TCV_O = (V_{MAX} - V_{MIN})/ V_O(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

<sup>4</sup>Line and load regulation specifications include the effect of self-heating.

# **REF195–SPECIFICATIONS ELECTRICAL CHARACTERISTICS** ( $@$   $v_s = 5.10$  V,  $T_A = 25^\circ$ C, unless otherwise noted.)

![](_page_8_Picture_386.jpeg)

#### NOTES

<sup>1</sup>Initial accuracy includes temperature hysteresis effect.

<sup>2</sup>Line and load regulation specifications include the effect of self-heating.

 $3$ Long-term drift is guaranteed by 1000 hours life test performed on three independent wafer lots at 125 °C, with an LTPD of 1.3.

Specifications subject to change without notice.

### **ELECTRICAL CHARACTERISTICS** ( $\textcircled{v}_{s} = 5.15$  V,  $T_A = -40$  $\textcircled{c} \leq T_A \leq +85$  $\textcircled{c}$ , unless otherwise noted.)

![](_page_8_Picture_387.jpeg)

NOTES

<sup>1</sup>For proper operation, a 1 µF capacitor is required between the output pin and the GND pin of the device.

 ${}^{2}TCV_{O}$  is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ ${}^{0}C$ .

 $TCV_0 = (V_{MAX} - V_{MIN})/ V_0(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

4Line and load regulation specifications include the effect of self-heating.

# **REF195–SPECIFICATIONS ELECTRICAL CHARACTERISTICS** (@  $v_s = 5.20$  V,  $-40^{\circ}C \le T_A \le +125^{\circ}C$ , unless otherwise noted.)

![](_page_9_Picture_321.jpeg)

NOTES

1For proper operation, a 1 µF capacitor is required between the output pin and the GND pin of the device.

<sup>2</sup>TCV<sub>0</sub> is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/°C.

 $TCV_O$  =  $(V_{MAX} - V_{MIN})/$   $\mathrm{V_O} (T_{MAX} - T_{MIN})$ .

<sup>3</sup>Guaranteed by characterization.

4Line and load regulation specifications include the effect of self-heating.

Specifications subject to change without notice.

# **REF196–SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS** ( $@V_s = 3.5 V$ ,  $T_A = 25°C$ , unless otherwise noted.)

![](_page_9_Picture_322.jpeg)

NOTES

<sup>1</sup>Initial accuracy includes temperature hysteresis effect.

<sup>2</sup>Line and load regulation specifications include the effect of self-heating.

 $3$ Long-term drift is guaranteed by 1000 hours life test performed on three independent wafer lots at 125 °C, with an LTPD of 1.3.

# **REF196–SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS** ( $@$   $v_s = 3.5$  V,  $T_A = -40^\circ C \le T_A \le +85^\circ C$ , unless otherwise noted.)

![](_page_10_Picture_355.jpeg)

NOTES

1For proper operation, a 1 µF capacitor is required between the output pin and the GND pin of the device.

 ${}^{2}TCV_{O}$  is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ ${}^{o}C$ .

 $TCV_0 = (V_{MAX} - V_{MIN})/ V_0(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

4Line and load regulation specifications include the effect of self-heating.

Specifications subject to change without notice.

### **ELECTRICAL CHARACTERISTICS** ( $@$  V<sub>S</sub> = 3.50 V,  $-40^{\circ}C \le T_A \le +125^{\circ}C$ , unless otherwise noted.)

![](_page_10_Picture_356.jpeg)

NOTES

1For proper operation, a 1 µF capacitor is required between the output pin and the GND pin of the device.

 ${}^{2}TCV_{O}$  is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ ${}^{0}C$ .

 $TCV_{O} = (V_{MAX} - V_{MIN})/ V_{O}(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

<sup>4</sup>Line and load regulation specifications include the effect of self-heating.

# **REF198–SPECIFICATIONS ELECTRICAL CHARACTERISTICS** ( $@V_s = 5.0$  V,  $T_A = 25^\circ$ C, unless otherwise noted.)

![](_page_11_Picture_383.jpeg)

NOTES

<sup>1</sup>Initial accuracy includes temperature hysteresis effect.

<sup>2</sup>Line and load regulation specifications include the effect of self-heating.

 $3$ Long-term drift is guaranteed by 1000 hours life test performed on three independent wafer lots at 125 °C, with an LTPD of 1.3.

Specifications subject to change without notice.

### **ELECTRICAL CHARACTERISTICS** ( $@V_s = 5.0$  V,  $-40^\circ \text{C} \leq T_A \leq +85^\circ \text{C}$ , unless otherwise noted.)

![](_page_11_Picture_384.jpeg)

NOTES

<sup>1</sup>For proper operation, a 1 µF capacitor is required between the output pin and the GND pin of the device.

 $2TCV_0$  is defined as the ratio of output change with temperature variation to the specified temperature range expressed in ppm/ $°C$ .

 $TCV_{O} = (V_{MAX} - V_{MIN})/ V_{O}(T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

 $^4\rm{Line}$  and load regulation specifications include the effect of self-heating.

# **REF198–SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS** ( $@V_s = 5.0$  V,  $-40^\circ \text{C} \leq T_A \leq +125^\circ \text{C}$ , unless otherwise noted.)

![](_page_12_Picture_192.jpeg)

NOTES

<sup>1</sup>For proper operation, a 1 µF capacitor is required between the output pin and the GND pin of the device.<br><sup>2</sup>TCV<sub>0</sub> is defined as the ratio of output change with temperature variation to the specified temperature range

 $TCV_O = (V_{MAX} - V_{MIN})/\operatorname{V_O} (T_{MAX} - T_{MIN}).$ 

<sup>3</sup>Guaranteed by characterization.

<sup>4</sup>Line and load regulation specifications include the effect of self-heating.

### **WAFER TEST LIMITS** (@  $I_{\text{LOAD}} = 0$  mA,  $T_A = 25^{\circ}$ C, unless otherwise noted.)

![](_page_13_Picture_342.jpeg)

For proper operation, a 1 µF capacitor is required between the output pins and the GND pin of the REF19x. Electrical tests and wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualifications through sample lot assembly and testing.

### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>**

![](_page_13_Picture_343.jpeg)

![](_page_13_Picture_344.jpeg)

#### NOTES

<sup>1</sup> Absolute maximum rating applies to both DICE and packaged parts, unless otherwise noted.

<sup>2</sup> $\theta$ <sub>IA</sub> is specified for worst case conditions, i.e.,  $\theta$ <sub>IA</sub> is specified for device in socket for PDIP, and  $\theta_{JA}$  is specified for device soldered in circuit board for SOIC package.

### **DICE CHARACTERISTICS**

![](_page_13_Picture_11.jpeg)

REF19x Die Size 0.041"  $\times$  0.057", 2,337 Square Mils Substrate Is Connected to V+, Number of Transistors: Bipolar 25, MOSFET4. Process: CBCMOS1

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the REF19x features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

![](_page_13_Picture_15.jpeg)

# **Typical Performance Characteristics–REF19x Series**

![](_page_14_Figure_1.jpeg)

TPC 1. REF195 Output Voltage vs. Temperature

![](_page_14_Figure_3.jpeg)

TPC 2. REF195 Load Regulation vs.  $I_{LOAD}$ 

![](_page_14_Figure_5.jpeg)

TPC 3. REF195 Line Regulation vs.  $V_{IN}$ 

![](_page_14_Figure_7.jpeg)

TPC 4.  $T_C - V_{OUT}$  Distribution

![](_page_14_Figure_9.jpeg)

TPC 5. Quiescent Current vs. Temperature

![](_page_14_Figure_11.jpeg)

TPC 6. SLEEP Pin Current vs. Temperature

![](_page_15_Figure_1.jpeg)

TPC 7a. Ripple Rejection vs. Frequency

![](_page_15_Figure_3.jpeg)

TPC 7b. Ripple Rejection vs. Frequency Measurement Circuit

![](_page_15_Figure_5.jpeg)

TPC 8. Output Impedance vs. Frequency

![](_page_15_Figure_7.jpeg)

TPC 9a. Load Transient Response

![](_page_15_Figure_9.jpeg)

TPC 9b. Load Transient Response Measurement Circuit

| 100      | 2V |             |              |  |  |             |  |
|----------|----|-------------|--------------|--|--|-------------|--|
| 90       |    |             |              |  |  |             |  |
|          |    |             |              |  |  |             |  |
|          |    |             |              |  |  |             |  |
|          |    |             |              |  |  |             |  |
|          |    | 1mA<br>LOAD | 30mA<br>LOAD |  |  |             |  |
| 10<br>0% |    |             |              |  |  |             |  |
|          | 2V |             |              |  |  | $100 \mu s$ |  |

TPC 10a. Power ON Response Time

![](_page_15_Figure_13.jpeg)

TPC 10b. Power ON Response Time Measurement Circuit

![](_page_15_Figure_15.jpeg)

TPC 11a. SLEEP Response Time

![](_page_15_Figure_17.jpeg)

TPC 11b. SLEEP Response Time Measurement Circuit

![](_page_16_Figure_1.jpeg)

TPC 12. Line Transient Response

![](_page_16_Figure_3.jpeg)

Figure 1. Simplified Schematic

### **APPLICATIONS SECTION**

#### **Output Short Circuit Behavior**

The REF19x family of devices is totally protected from damage due to accidental output shorts to GND or to V+. In the event of an accidental short circuit condition, the reference device will shut down and limit its supply current to 40 mA.

#### **Device Power Dissipation Considerations**

The REF19x family of references is capable of delivering load currents to 30 mA with an input voltage that ranges from 3.3 V to 15 V. When these devices are used in applications with large input voltages, care should be exercised to avoid exceeding these devices' maximum internal power dissipation. Exceeding the published specifications for maximum power dissipation or junction temperature could result in premature device failure. The following formula should be used to calculate a device's maximum junction temperature or dissipation:

$$
P_D = \frac{T_J - T_A}{\theta_{JA}}
$$

In this equation,  $T_J$  and  $T_A$  are the junction and ambient temperatures, respectively,  $P_D$  is the device power dissipation, and  $\theta_{JA}$  is the device package thermal resistance.

![](_page_16_Figure_12.jpeg)

TPC 13. Dropout Voltage vs. Load Current

#### **Output Voltage Bypassing**

For stable operation, low dropout voltage regulators and references generally require a bypass capacitor connected from their V<sub>OUT</sub> pins to their GND pins. Although the REF19x family of references is capable of stable operation with capacitive loads exceeding  $100 \mu$ F, a 1  $\mu$ F capacitor is sufficient to guarantee rated performance. The addition of a 0.1 µF ceramic capacitor in parallel with the bypass capacitor will improve load current transient performance. For best line voltage transient performance, it is recommended that the voltage inputs of these devices be bypassed with a 10  $\mu$ F electrolytic capacitor in parallel with a 0.1  $\mu$ F ceramic capacitor.

### **Sleep Mode Operation**

All REF19x devices include a sleep capability that is TTL/CMOS level compatible. Internally, a pull-up current source to  $V_{IN}$  is connected at the *SLEEP* pin. This permits the *SLEEP* pin to be driven from an open collector/drain driver. A logic LOW or a 0 V condition on the *SLEEP* pin is required to turn the output stage OFF. During sleep, the output of the references becomes a high impedance state where its potential would then be determined by external circuitry. If the sleep feature is not used, it is recommended that the  $\overline{\text{SLEEP}}$  pin be connected to  $V_{\text{IN}}$  (Pin 2).

#### **Basic Voltage Reference Connections**

The circuit in Figure 2 illustrates the basic configuration for the REF19x family of references. Note the 10  $\mu$ F/0.1  $\mu$ F bypass network on the input and the 1  $\mu$ F/0.1  $\mu$ F bypass network on the output. It is recommended that no connections be made to Pins 1, 5, 7, and 8. If the sleep feature is not required, Pin 3 should be connected to  $V_{IN}$ .

![](_page_16_Figure_20.jpeg)

Figure 2. Basic Voltage Reference Configuration

### **Membrane Switch Controlled Power Supply**

With output load currents in the tens of mA, the REF19x family of references can operate as a low dropout power supply in handheld instrument applications. In the circuit shown in Figure 3, a membrane ON/OFF switch is used to control the operation of the reference. During an initial power-on condition, the *SLEEP* pin is held to GND by the 10 kΩ resistor. Recall that this condition disables (read: three-state) the REF19x output. When the membrane ON switch is pressed, the *SLEEP* pin is momentarily pulled to V<sub>IN</sub>, enabling the REF19x output. At this point, current through the 10 kΩ is reduced and the internal current source connected to the *SLEEP* pin takes control. Pin 3 assumes and remains at the same potential as  $V_{\text{IN}}$ . When the membrane OFF switch is pressed, the *SLEEP* pin is momentarily connected to GND, which once again disables the REF19x output.

![](_page_17_Figure_3.jpeg)

Figure 3. Membrane Switch Controlled Power Supply

**Current-Boosted References with Current Limiting** While the 30 mA rated output current of the REF19x series is higher than typical of other reference ICs, it can be boosted to higher levels if desired with the addition of a simple external PNP transistor, as shown in Figure 4. Full time current limiting is used for protection of the pass transistor against shorts.

![](_page_17_Figure_6.jpeg)

Figure 4. A Boosted 3.3 V Reference with Current Limiting

In this circuit, the power supply current of reference U1 flowing through R1–R2 develops a base drive for Q1, whose collector provides the bulk of the output current. With a typical gain of 100 in Q1 for 100 mA to 200 mA loads, U1 is never required to furnish more than a few mA, so this factor minimizes temperature related drift. Short circuit protection is provided by Q2, which

clamps drive to Q1 at about 300 mA of load current with values as shown. With this separation of control and power functions, dc stability is optimum, allowing best advantage use of premium grade REF19x devices for U1. Of course, load management should still be exercised. A short, heavy, low DCR (dc resistance) conductor should be used from U1–6 to the  $V_{\text{OUT}}$  sense point "S," where the collector of Q1 connects to the load, point "F."

Because of the current limiting configuration, the dropout voltage circuit is raised about 1.1 V over that of the REF19x devices, due to the  $V_{BE}$  of Q1 and the drop across current sense resistor R4. However, overall dropout is typically still low enough to allow operation of a 5 V to 3.3 V regulator/reference using the REF196 for U1 as noted, with a  $V_S$  as low as 4.5 V and a load current of 150 mA.

The requirement for a heat sink on Q1 depends on the maximum input voltage and short circuit current. With  $V_S = 5$  V and a 300 mA current limit, the worst case dissipation of Q1 is 1.5 W, less than the TO-220 package 2 W limit. However, if smaller TO-39 or TO-5 packaged devices such as the 2N4033 are used, the current limit should be reduced to keep maximum dissipation below the package rating. This is accomplished by simply raising R4.

A tantalum output capacitor is used at C1 for its low ESR (Equivalent Series Resistance), and the higher value is required for stability. Capacitor C2 provides input bypassing and can be an ordinary electrolytic.

Shutdown control of the booster stage is shown as an option, and when used some cautions are in order. Because of the additional active devices in the  $V<sub>S</sub>$  line to U1, direct drive to Pin 3 does not work as with an unbuffered REF19x device. To enable shutdown control, the connection to U1-2 is broken at the "X," and diode D1 then allows a CMOS control source  $V_C$  to drive U1-3 for ON-OFF operation. Startup from shutdown is not as clean under heavy load as it is in basic REF19x series and can require several milliseconds under load. Nevertheless, it is still effective and can fully control 150 mA loads. When shutdown control is used, heavy capacitive loads should be minimized.

**A Negative Precision Reference without Precision Resistors** In many current-output CMOS DAC applications where the output signal voltage must be of the same polarity as the reference voltage, it is often required to reconfigure a current-switching DAC into a voltage-switching DAC through the use of a 1.25 V reference, an op amp, and a pair of resistors. Using a current-switching DAC directly requires an additional operational amplifier at the output to reinvert the signal. A negative voltage reference is then desirable from the point that an additional operational amplifier is not required for either reinversion (current-switching mode) or amplification (voltage switching mode) of the DAC output voltage. In general, any positive voltage reference can be converted into a negative voltage reference through the use of an operational amplifier and a pair of matched resistors in an inverting configuration. The disadvantage to that approach is that the largest single source of error in the circuit is the relative matching of the resistors used.

The circuit illustrated in Figure 5 avoids the need for tightly matched resistors with the use of an active integrator circuit. In this circuit, the output of the voltage reference provides the input drive for the integrator. The integrator, to maintain circuit equilibrium, adjusts its output to establish the proper relationship between the reference's  $V_{\text{OUT}}$  and GND. Thus, any desired negative output voltage can be chosen by simply substituting for the appropriate reference IC. The sleep feature is maintained in the circuit with the simple addition of a PNP transistor and a 10 kΩ resistor. One caveat with this approach should be mentioned: although rail-to-rail output amplifiers work best in the application, these operational amplifiers require a finite amount (mV) of headroom when required to provide any load current. The choice for the circuit's negative supply should take this issue into account.

![](_page_18_Figure_2.jpeg)

Figure 5. A Negative Precision Voltage Reference Uses No Precision Resistors

### **Stacking Reference ICs for Arbitrary Outputs**

Some applications may require two reference voltage sources that are a combined sum of standard outputs. The circuit of Figure 6 shows how this "stacked output" reference can be implemented.

![](_page_18_Figure_6.jpeg)

Figure 6. Stacking Voltage References with the REF19x

Two reference ICs are used, fed from a common unregulated input,  $V_s$ . The outputs of the individual ICs are simply connected in series as shown, which provides two output voltages,  $V<sub>OUT1</sub>$  and  $V<sub>OUT2</sub>$ .  $V<sub>OUT1</sub>$  is the terminal voltage of U1, while

 $V<sub>OUT2</sub>$  is the sum of this voltage and the terminal voltage of U2. U1 and U2 are simply chosen for the two voltages that supply the required outputs (see Table I). If, for example, both U1 and U2 are REF192s, the two outputs are 2.5 V and 5.0 V.

While this concept is simple, some cautions are in order. Since the lower reference circuit must sink a small bias current from U2 (50 µA to 100 µA), plus the base current from the series PNP output transistor in U2, either the external load of U1 or R1 must provide a path for this current. If the U1 minimum load is not well defined, resistor R1 should be used, set to a value that will conservatively pass 600  $\mu$ A of current with the applicable  $V<sub>OUT1</sub>$  across it. Note that the two U1 and U2 reference circuits are locally treated as macrocells, each having its own bypasses at input and output for best stability. Both U1 and U2 in this circuit can source dc currents up to their full rating. The minimum input voltage,  $V_s$ , is determined by the sum of the outputs,  $V_{\text{OUT2}}$ , plus the dropout voltage of U2.

A related variation on stacking two three-terminal references is shown in Figure 6, where U1, a REF192, is stacked with a two-terminal reference diode such as the AD589. Like the threeterminal stacked reference above, this circuit provides two outputs,  $V<sub>OUT1</sub>$  and  $V<sub>OUT2</sub>$ , which are the individual terminal voltages of D1 and U1 respectively. Here this is 1.235 and 2.5, which provides a  $V_{\text{OUT2}}$  of 3.735 V. When using two-terminal reference diodes such as D1, the rated minimum and maximum device currents must be observed and the maximum load current from  $V_{\text{OUT1}}$  can be no greater than the current set up by R1 and  $V_{\text{O}(U1)}$ . In the case with  $V_{O(U1)}$  equal to 2.5 V, R1 provides a 500  $\mu A$ bias to D1, so the maximum load current available at  $V_{\text{OUT1}}$  is 450 µA or less.

![](_page_18_Figure_12.jpeg)

Figure 7. Stacking Voltage References with the REF19x

### **A Precision Current Source**

Many times, in low power applications, the need arises for a precision current source that can operate on low supply voltages. As shown in Figure 8, any one of the devices in the REF19x family of references can be configured as a precision current source. The circuit configuration illustrated is a floating current source with a grounded load. The reference's output voltage is bootstrapped across  $R_{\text{SET}}$ , which sets the output current into the load. With this configuration, circuit precision is maintained for load currents in the range from the reference's supply current (typically, 30 µA) to approximately 30 mA. The low dropout voltage of these devices maximizes the current source's output voltage compliance without excess headroom.

![](_page_19_Figure_1.jpeg)

Figure 8. A Low Dropout, Precision Current Source The circuit's governing equations are:

$$
V_{IN} = I_{OUT} \times R_L(max) + V_{SY}(min, REF19x)
$$
  
\n
$$
I_{OUT} = \frac{V_{OUT}}{R_{SET}} + I_{SY}(REF19x)
$$
  
\n
$$
\frac{V_{OUT}}{R_{SET}} \rangle / I_{SY}(REF19x)
$$

### **Switched Output 5 V/3.3 V Reference**

Applications often require digital control of reference voltages, selecting between one stable voltage and a second. With the sleep feature inherent to the REF19x series, switched output reference configurations are easily implemented with relatively little additional hardware.

The circuit of Figure 9 illustrates the general technique, which takes advantage of the output "wire-OR" capability of the REF19x device family. When OFF, a REF19x device is effectively an open circuit at the output node with respect to the power supply. When ON, a REF19x device can source current up to its current rating, but sink only a few µA (essentially just the relatively low current of the internal output scaling divider). As a result, for two devices wired together at their common outputs, the output voltage is simply that of the ON device. The OFF state device will draw a small standby current of 15  $\mu$ A (max), but otherwise will not interfere with operation of the ON device, which can operate to its full current rating. Note that the two devices in the circuit conveniently share both input and output capacitors, and with CMOS logic drive, it is power efficient.

![](_page_19_Figure_7.jpeg)

### Figure 9. Switched Output Reference

Using dissimilar REF19x series devices with this configuration allows logic selection between the U1/U2 specified terminal voltages. For example, with U1 (a REF195) and U2 (a REF196), as noted in the table, changing the CMOS compatible  $V_C$  logic control voltage from HI to LO selects between a nominal output of 5.000 V and 3.300 V and vice versa. Other REF19x family units can also be used for U1/U2, with similar operation in a logic sense, but with outputs as per the individual paired devices (see table, again). Of course, the exact output voltage tolerance, drift, and overall quality of the reference voltage will be consistent with the grade of individual U1 and U2 devices.

Because of the nature of the wire–OR, there is one application caveat that should be understood about this circuit. Since U1 and U2 can only *source* current effectively, negative going output voltage changes, which require the *sinking* of current, will necessarily take longer than positive going changes. In practice, this means that the circuit is quite fast when undergoing a transition from 3.3 V to 5 V, but the transition from 5 V to 3.3 V will take longer. Exactly how much longer will be a function of the load resistance,  $R_L$ , seen at the output and the typical 1  $\mu$ F value of C2. In general, a conservative transition time here will be on the order of several milliseconds for load resistances in the range of 100 Ω to 1 kΩ. Note that for highest accuracy at the new output voltage, several time constants should be allowed (>7.6 time constants for  $\langle 1/2$  LSB error  $\omega$  10 bits, for example).

#### **Kelvin Connections**

In many portable instrumentation applications where PC board cost and area go hand-in-hand, circuit interconnects are very often of dimensionally minimum width. These narrow lines can cause large voltage drops if the voltage reference is required to provide load currents to various functions. In fact, a circuit's interconnects can exhibit a typical line resistance of 0.45 m $\Omega$ /square (1 oz. Cu, for example). In those applications where these devices are configured as low dropout voltage regulators, these wiring voltage drops can become a large source of error. To circumvent this problem, force and sense connections can be made to the reference through the use of an operational amplifier, as shown in Figure 10. This method provides a means by which the effects of wiring resistance voltage drops can be eliminated. Load currents flowing through wiring resistance produce an I-R error (I<sub>LOAD</sub>  $\times$  R<sub>WIRE</sub>) at the load. However, the Kelvin connection overcomes the problem by including the wiring resistance within the forcing loop of the op amp. Since the op amp senses the load voltage, op amp loop control forces the output to compensate for the wiring error and to produce the correct voltage at the load. Depending on the reference device chosen, operational amplifiers that can be used in this application are the OP295, the OP291, and the OP183/OP283.

![](_page_20_Figure_3.jpeg)

Figure 10. A Low Dropout, Kelvin Connected Voltage Reference

#### **A Fail-Safe 5 V Reference**

Some critical applications require a reference voltage to be maintained constant, even with a loss of primary power. The low standby power of the REF19x series and the switched output capability allow a "fail-safe" reference configuration to be implemented rather easily. This reference maintains a tight output voltage tolerance for either a primary power source (ac line derived) or a standby (battery derived) power source, automatically switching between the two as the power conditions change.

The circuit in Figure 11 illustrates the concept, which borrows from the switched output idea of Figure 8, again using the REF19x device family output "wire-OR" capability. In this case, since a constant 5 V reference voltage is desired for all conditions, two REF195 devices are used for U1 and U2, with their ON/OFF switching controlled by the presence or absence of the primary dc supply source,  $V_S$ .  $V_{BAT}$  is a 6 V battery backup source that supplies power to the load only when  $V_S$  fails. For normal ( $V_S$  present) power conditions,  $V_{BAT}$  sees only the 15  $\mu$ A (max) standby current drain of U1 in its OFF state.

In operation, it is assumed that for all conditions either U1 or U2 is ON and a 5 V reference output is available. With this voltage constant, a scaled down version is applied to the comparator IC U3, providing a fixed 0.5 V input to the (–) input for all power conditions. The R1–R2 divider provides a signal to the U3  $(+)$ input proportional to  $V<sub>S</sub>$ , which switches U3 and U1/U2 dependent upon the absolute level of  $V_s$ . Op amp U3 is configured here as a comparator with hysteresis, which provides for clean, noise free output switching. This hysteresis is important to eliminate rapid switching at the threshold due to  $V<sub>S</sub>$  ripple. Further, the device chosen is the AD820, a rail-to-rail output device that provides HI and LO output states within a few mV of  $V_s$  and ground for accurate thresholds and compatible drive for  $U2$  for all  $V<sub>s</sub>$  conditions. R3 provides positive feedback for circuit hysteresis, changing the threshold at the (+) input as a function of U3's output.

![](_page_20_Figure_9.jpeg)

Figure 11. A Fail-Safe 5 V Reference

For  $V_s$  levels lower than the LOWER threshold, U3's output is low, thus U2 and Q1 are OFF, while U1 is ON. For  $V_S$  levels higher than the UPPER threshold, the situation reverses, with U1 OFF and both U2 and Q1 ON. In the interest of battery power conservation, all of the comparison switching circuitry is powered from  $V_S$  and is arranged so that when  $V_S$  fails, the default output comes from U1.

For the R1–R3 values as shown, the LOWER/UPPER  $V_S$  switching thresholds are approximately 5.5 V and 6 V, respectively. These can obviously be changed to suit other  $V_s$  supplies, as can the REF19x devices used for U1 and U2, over a range of 2.5 V to 5 V of output. U3 can operate down to a  $V_S$  of 3.3 V, which is generally compatible with all family devices.

### **A Low Power, Strain Gage Circuit**

As shown in Figure 12, the REF19x family of references can be used in conjunction with low supply voltage operational amplifiers, such as the OP492 and the OP283, in a self-contained strain gage circuit. In this circuit, the REF195 was used as the core of this low power, strain gage circuit. Other references can be easily accommodated by changing circuit element values. The references play a dual role as the voltage regulator to provide the supply voltage requirements of the strain gage and the operational amplifiers as well as a precision voltage reference for the current source used to stimulate the bridge. A distinct feature of the circuit is that it can be remotely controlled ON or OFF by digital means via the *SLEEP* pin.

![](_page_21_Figure_5.jpeg)

Figure 12. A Low Power, Strain Gage Circuit

#### **OUTLINE DIMENSIONS**

### **8-Lead Plastic DIP (P Suffix)**

**(N-8)**

Dimensions shown in inches and (millimeters)

![](_page_22_Figure_5.jpeg)

**CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN**

#### **8-Lead Narrow Body SOIC (S Suffix) (SOIC-8)**

Dimensions shown in inches and (millimeters)

![](_page_22_Figure_9.jpeg)

**CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN**

> **8-Lead TSSOP (RU Suffix) (RU-8)**

![](_page_22_Figure_12.jpeg)

![](_page_22_Figure_13.jpeg)

**CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN**

# **Revision History**

![](_page_23_Picture_51.jpeg)

This datasheet has been download from:

[www.datasheetcatalog.com](http://www.datasheetcatalog.com)

Datasheets for electronics components.