

# MICROPROCESSOR MONITOR

#### **FEATURES**

#### Debounced Manual Reset Input for External Override

#### **APPLICATIONS**

- Computers
- Controllers
- Intelligent Instruments
- Automotive Systems
- Critical µP Power Monitoring

#### ORDERING INFORMATION

| Part No.  | Package            | Temp. Range     |
|-----------|--------------------|-----------------|
| TC1232COA | 8-Pin SOIC         | 0°C to +70°C    |
| TC1232COE | 16-Pin SOIC (Wide) | 0°C to +70°C    |
| TC1232CPA | 8-Pin PDIP         | 0°C to +70°C    |
| TC1232EOA | 8-Pin SOIC         | - 40°C to +85°C |
| TC1232EOE | 16-Pin SOIC (Wide) | - 40°C to +85°C |
| TC1232EPA | 8-Pin PDIP         | - 40°C to +85°C |

#### **GENERAL DESCRIPTION**

The TC1232 is a fully-integrated processor supervisor. It provides three important functions to safeguard processor sanity: precision power on/off reset control, watchdog timer and external reset override.

On power-up, the TC1232 holds the processor in the reset state for a minimum of 250msec after  $V_{CC}$  is within tolerance to ensure a stable system start-up.

Microprocessor sanity is monitored by the on-board watchdog circuit. The microprocessor must provide a periodic low-going signal on the  $\overline{ST}$  input. Should the processor fail to supply this signal within the selected time-out period (150msec, 600msec or 1200msec), an out-of-control processor is indicated and the TC1232 issues a processor reset as a result.

The outputs of the TC1232 are immediately driven active when the PB input is brought low by an external push-button switch or other electronic signal. When connected to a push-button switch, the TC1232 provides contact debounce.

The TC1232 is packaged in a space-saving 8-pin plastic DIP or SOIC package and requires no external components.

## **FUNCTIONAL BLOCK DIAGRAM**



# MICROPROCESSOR MONITOR

# TC1232

## **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin (With Respect to GND) – 0.3V to +5.8V Operating Temperature Range:

| Operating reinperature Kange.       |                                    |
|-------------------------------------|------------------------------------|
| TC1232C                             | 0°C to +70°C                       |
| TC1232E                             | $-40^{\circ}$ C to $+85^{\circ}$ C |
| Storage Temperature Range           | – 65°C to +150°C                   |
| Lead Temperature (Soldering, 10 sec | c)+300°C                           |

\*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **DC ELECTRICAL CHARACTERISTICS:** $T_A = T_{MIN}$ to $T_{MAX}$ ; $V_{CC} = +4.5V$ to 5.5V, unless otherwise specified.

| Symbol            | Parameter                                     | <b>Test Conditions</b>                 | Min   | Тур  | Max                  | Unit |
|-------------------|-----------------------------------------------|----------------------------------------|-------|------|----------------------|------|
| $V_{CC}$          | Supply Voltage                                |                                        | 4.5   | 5.0  | 5.5                  | V    |
| V <sub>IH</sub>   | ST and PB RST                                 |                                        | 2.0   | _    | V <sub>CC</sub> +0.3 | V    |
|                   | Input High Level                              | Note 1                                 |       |      |                      |      |
| V <sub>IL</sub>   | ST and PB RST                                 |                                        | - 0.3 | _    | +0.8                 | V    |
|                   | Input Low Level                               |                                        |       |      |                      |      |
| IL                | Input Leakage ST, TOL                         |                                        | - 1.0 | _    | +1.0                 | μΑ   |
| I <sub>OH</sub>   | Output Current RST                            | out Current RST V <sub>OH</sub> = 2.4V |       | -12  | _                    | mA   |
| I <sub>OL</sub>   | Current RST, $\overline{RST}$ $V_{OL} = 0.4V$ |                                        | 2.0   | 10   | _                    | mA   |
| Icc               | Operating Current Note 2                      |                                        | _     | 50   | 200                  | μΑ   |
| V <sub>CCTP</sub> | V <sub>CC</sub> 5% Trip Point (Note 3)        | (Note 3) TOL = GND                     |       | 4.62 | 4.74                 | V    |
| V <sub>CCTP</sub> | V <sub>CC</sub> 10% Trip Point (Note 3)       | $TOL = V_{CC}$                         | 4.25  | 4.37 | 4.49                 | V    |

# **CAPACITANCE (Note 4):** T<sub>A</sub> = +25°C

| Symbol           | Parameters                  | Test Conditions | Min | Тур | Max | Units |
|------------------|-----------------------------|-----------------|-----|-----|-----|-------|
| C <sub>IN</sub>  | Input Capacitance ST, TOL   |                 | _   | _   | 5   | pF    |
| C <sub>OUT</sub> | Output Capacitance RST, RST |                 | _   | _   | 7   | pF    |

# AC ELECTRICAL CHARACTERISTICS: $T_A = T_{MIN}$ to $T_{MAX}$ ; $V_{CC} = +5V$ to $\pm 10\%$ , unless otherwise specified.

| Symbol           | Parameters                         | <b>Test Conditions</b>   | Min  | Тур  | Max  | Units |  |
|------------------|------------------------------------|--------------------------|------|------|------|-------|--|
| t <sub>PB</sub>  | PB RST (Note 5)                    | Figure 3                 | 20   | _    | _    | msec  |  |
| t <sub>PBD</sub> | PB RST Delay Figure 3 1 4          |                          | 4    | 20   | msec |       |  |
| t <sub>RST</sub> | Reset Active Time                  |                          | 250  | 610  | 1000 | msec  |  |
| t <sub>ST</sub>  | ST Pulse Width                     | Figure 4                 | 75   | _    | _    | nsec  |  |
| t <sub>TD</sub>  | ST Time-out Period                 | Figure 4                 |      |      |      |       |  |
|                  |                                    | TD $Pin = 0V$            | 62.5 | 150  | 250  | msec  |  |
|                  |                                    | TD Pin = Open            | 250  | 600  | 1000 | msec  |  |
|                  |                                    | TD Pin = V <sub>CC</sub> | 500  | 1200 | 2000 | msec  |  |
| t <sub>F</sub>   | V <sub>CC</sub> Fall Time (Note 4) | Figure 5                 | 10   | _    | _    | μsec  |  |

# AC ELECTRICAL CHARACTERISTICS: (Cont.) $T_A = T_{MIN}$ to $T_{MAX}$ ; $V_{CC} = +5V$ to $\pm 10\%$ , unless otherwise specified.

| Symbol           | Parameter                                                        | Test Conditions                   | Min | Тур | Max  | Units |
|------------------|------------------------------------------------------------------|-----------------------------------|-----|-----|------|-------|
| $t_R$            | V <sub>CC</sub> Rise Time (Note 4)                               | Figure 6                          | 0   | _   | _    | μsec  |
| t <sub>RPD</sub> | V <sub>CC</sub> <u>Dete</u> ct to RST High<br>and RST Low        | Figure 7, V <sub>CC</sub> Falling | _   | _   | 100  | nsec  |
| t <sub>RPU</sub> | V <sub>CC</sub> <u>Dete</u> ct to RST High and RST Open (Note 6) | Figure 8, V <sub>CC</sub> Rising  | 250 | 610 | 1000 | msec  |

**NOTES:** 1.  $\overline{PB}$  RST is internally pulled up to  $V_{CC}$  with an internal impedance of typically  $40k\Omega$ .

- 2. Measured with outputs open.
- 3. All voltages referenced to GND.
- 4. Guaranteed by design.
- 5. PB RST must be held low for a minimum of 20msec to guarantee a reset.
- 6.  $t_R = 5\mu sec.$

## **PIN CONFIGURATIONS**



# **PIN DESCRIPTION**

| Pin No.<br>(8-Pin PDIP) | Pin No.<br>(8-Pin SOIC) | Pin No.<br>(16-Pin SOIC)      | Symbol          | Description                                                                                                                                                                                                                |
|-------------------------|-------------------------|-------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                       | 1                       | 2                             | PB RST          | Push-button Reset Input. A debounced active-low input that ignores pulses less than 1msec in duration and is guaranteed to recognize inputs of 20msec or greater.                                                          |
| 2                       | 2                       | 4                             | TD              | Time Delay Set. The watchdog time-out select input ( $t_{TD} = 150$ msec for TD = 0V, $t_{TD} = 600$ msec for TD = open, $t_{TD} = 1.2$ sec for TD = V <sub>CC</sub> ).                                                    |
| 3                       | 3                       | 6                             | TOL             | Tolerance Input. Connect to GND for 5% tolerance or to V <sub>CC</sub> for 10% tolerance.                                                                                                                                  |
| 4                       | 4                       | 8                             | GND             | Ground.                                                                                                                                                                                                                    |
| 5                       | 5                       | 9                             | RST             | Reset Output (Active High) - goes active:  1. If V <sub>CC</sub> falls below the selected reset voltage threshold 2. If PB RST is forced low 3. If ST is not strobed within the minimum time-out period 4. During power-up |
| 6                       | 6                       | 11                            | RST             | Reset Output (Active Low, Open Drain) - see RST.                                                                                                                                                                           |
| 7                       | 7                       | 13                            | ST              | Strobe Input. Input for watchdog timer.                                                                                                                                                                                    |
| 8                       | 8                       | 15                            | V <sub>CC</sub> | The +5V Power-Supply Input.                                                                                                                                                                                                |
|                         |                         | 1, 3, 5, 7, 10,<br>12, 14, 16 | NC              | No Internal Connection.                                                                                                                                                                                                    |

## **TC1232**

#### **DETAILED DESCRIPTION**

#### **Power Monitor**

The TC1232 detects out-of-tolerance power supply conditions and warns a processor-based system of an impending power failure. When  $V_{CC}$  is detected as below the preset level defined by TOL, the  $V_{CC}$  comparator outputs the signals RST and RST. If TOL is connected to ground, the RST and RST signals become active as  $V_{CC}$  falls below 4.75 volts. If TOL is connected to  $V_{CC}$ , the RST and RST become active as  $V_{CC}$  falls below 4.5 volts. Because the processing is stopped at the last possible moment of valid  $V_{CC}$ , the RST and RST are excellent control signals for a  $\mu P$ . The reset outputs will remain in their active states until  $V_{CC}$  has been continuously in-tolerance for a minimum of 250msec allowing the power supply and  $\mu P$  to stabilize before  $\overline{RST}$  is released.

## **Push-button Reset Input**

The debounced manual reset input ( $\overline{PB}$  RST) manually forces the reset outputs into their active states. Once  $\overline{PB}$  RST has been low for a time  $t_{PBD}$ , the push-button delay time, the reset outputs go active. The reset outputs remain in their active states for a minimum of 250msec after  $\overline{PB}$  RST rises above  $V_{IH}$  (Figure 3).

A mechanical push-button or active logic signal can drive the  $\overline{PB}$  RST input. The debounced input ignores input pulses less than 1msec and is guaranteed to recognize pulses of 20msec or greater. No external pull-up resistor is required because the  $\overline{PB}$  RST input has an internal pull-up to  $V_{CC}$  of approximately 100 $\mu$ A.

# **Watchdog Timer**

When the ST input is not stimulated for a preset time period, the watchdog timer function forces RST and  $\overline{RST}$  signals to the active state. The preset time period is determined by the  $\overline{TD}$  inputs to be 150msec with TD connected to ground, 600msec with TD floating, or 1200msec with TD connected to VCC, typical. The watchdog timer starts timing out from the set time period as soon as RST and  $\overline{RST}$  are inactive. If a high-to-low transition occurs on the ST input pin prior to time-out, the watchdog timer is reset and begins to time-out again. If the watchdog timer is allowed to time-out, then the RST and  $\overline{RST}$  signals are driven to the active state for 250msec minimum (Figure 2).

The software routine that strobes  $\overline{ST}$  is critical. The code must be in a section of software that is executed frequently enough so the time between toggles is less than the watchdog time-out period. One common technique controls the  $\mu P$  I/O line from two sections of the program. The software might set the I/O line high while operating in the foreground

mode and set it low while in the background or interrupt mode. If both modes do not execute correctly, the watchdog timer issues reset pulses.

# **Supply Monitor Noise Sensitivity**

The TC1232 is optimized for fast response to negative-going changes in  $V_{DD}.$  Systems with an inordinate amount of electrical noise on  $V_{DD}$  (such as systems using relays), may require a  $0.01\mu F$  or  $0.1\mu F$  bypass capacitor to reduce detection sensitivity. This capacitor should be installed as close to the TC1232 as possible to keep the capacitor lead length short.



Figure 1. Push-button Reset



Figure 2. Watchdog Timer



Figure 3. Push-button Reset. The debounced PB RST input ignores input pulses less than 1msec and is guaranteed to recognize pulses of 20msec or greater



Figure 5. Power-Down Slew Rate

# **PUSH-BUTTON RESET**



Figure 4. Strobe Input



Figure 6. Power-Up Slew Rate

# **MICROPROCESSOR MONITOR**

# TC1232



Figure 7. V<sub>CC</sub> Detect Reset Output Delay (Power-Down)



Figure 8. V<sub>CC</sub> Detect Reset Output Delay (Power-Up)

#### **PACKAGE DIMENSIONS**



#### **PACKAGE DIMENSIONS (CONT.)**



#### **Sales Offices**

**TelCom Semiconductor** 1300 Terra Bella Avenue P.O. Box 7267 Mountain View, CA 94039-7267

TEL: 415-968-9241 FAX: 415-967-1590

E-Mail: liter@c2smtp.telcom-semi.com

#### **TelCom Semiconductor**

**Austin Product Center** 9101 Burnet Rd. Suite 214 Austin, TX 78758 TEL: 512-873-7100

FAX: 512-873-8236

TelCom Semiconductor H.K. Ltd.

10 Sam Chuk Street, Ground Floor San Po Kong, Kowloon Hong Kong

TEL: 852-2324-0122 FAX: 852-2354-9957